



(Ministry of Electronics and Information Technology, Government of India) MMMUT Campus, Deoria Road, Gorakhpur-273010 http://www.nielit.gov.in/gorakhpur/

# **VLSI** Design

## **VLSI Design using Cadence Tool**

4 Weeks In-Campus Course

Duration: - 4 Weeks (40 Hours)

Batch Size: 20

Medium of Instruction: Bilingual (English & Hindi)

## **Objective**

The course on VLSI Design using CADENCE Tool offered by NIELIT Gorakhpur will introduce the participants to the basics of VLSI Design flow. It will help the participants to understand the concepts through hands-on lab sessions, examples and assignments on CADENCE Tool.

B.E. - B.Tech. / B.Sc. - M.Sc. / 3-Years Diploma pursuing or qualified in Electronics or Electrical or Instrumentation or Computer Science or Equivalent

**Eligibility** 

#### **Prerequisites**

Candidate must have knowledge of basic electronics, digital & electrical circuits

Rs. 4720/- incl. GST & all other charges.

**Course Fees** 

Methodology

## **Cert**ificate

Certificate will be provided to the participants, based on minimum 75% attendance and on performance (minimum 50% marks) in the online test, conducted at the end of the course.

- ✓ Instructor-led offline classes.
- ✓ Instructor-led hands-on lab sessions on CADENCE Tool.
- ✓ Content Access through e-Learning portal.
- ✓ Assessment and Certification

**Step-1:** Read the course structure & course requirements carefully.

**Step-2:** Visit the Registration portal (https://regn.nielitvte.edu.in/) and click on apply button.

**Step-3:** Create your login credentials and fill up all the details, see the preview and submit the form.

**Step-4:** Login with your credentials to verify the mobile number, email ID and then upload the documents, Lock the profile and Pay the Fees online, using ATM-Debit Card / Credit Card / Internet Banking / UPI etc.

**How to Apply?** 

NIELIT/GKP/ORP/2022/Q04 (v1.1)





(Ministry of Electronics and Information Technology, Government of India)

MMMUT Campus, Deoria Road, Gorakhpur-273010

http://www.nielit.gov.in/gorakhpur/

#### **Course Content**

| VLSI Design using CADENCE Tool  Duration: 20 Days (40 Hours) |                                                                                                                                                                                                                                                                                                  |  |
|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Module-1 (4 Weeks)                                           |                                                                                                                                                                                                                                                                                                  |  |
| Day-01                                                       | <ul> <li>Introduction to VLSI Design</li> <li>Historical Perspective.</li> <li>VLSI technology trends performance measures and Moore's law comparisons of technology trends.</li> <li>System approach to VLSI Design.</li> <li>Future Trends in CMOS VLSI Circuits and system design.</li> </ul> |  |
| Day-02                                                       | <ul> <li>VLSI Design Cycle</li> <li>ASIC Design Flow.</li> <li>System Specification, Fundamental Design, Logic Design.</li> <li>Circuit Design, Physical Design, Design Verification.</li> <li>Fabrication, Packaging, Testing and Debugging.</li> <li>Introduction to Cadence tool.</li> </ul>  |  |
| Day-03                                                       | <ul> <li>Basics of Analog Circuits-1</li> <li>Design and Analysis of RC circuits.</li> <li>Timing issues in RC Circuits.</li> <li>Filter Implementation of RC Circuits.</li> </ul>                                                                                                               |  |
| Day-04                                                       | <ul> <li>Basics of Analog Circuits-2</li> <li>Operation Amplifiers Fundamentals.</li> <li>Design and Analysis of feedback amplifiers.</li> <li>Filter Implementation of Op-Amps.</li> </ul>                                                                                                      |  |
| Day-05                                                       | <ul> <li>Fabrication Process and Layout Design Rules-1</li> <li>Introduction to fabrication Process.</li> <li>General Aspects of CMOS Technology.</li> </ul>                                                                                                                                     |  |
| Day-06                                                       | <ul> <li>Fabrication Process and Layout Design Rules-2</li> <li>CMOS Inverter Fabrication Process.</li> <li>Layout Design Rules.</li> </ul>                                                                                                                                                      |  |
| Day-07                                                       | <ul> <li>Analog CMOS Design-1</li> <li>Basic of MOS Device Physics.</li> <li>General Concepts on Level of Abstraction.</li> <li>General Concepts on Robust Analog Design.</li> </ul>                                                                                                             |  |





(Ministry of Electronics and Information Technology, Government of India)

MMMUT Campus, Deoria Road, Gorakhpur-273010

http://www.nielit.gov.in/gorakhpur/

| Day-08                | Analog CMOS Design-2                                                                |
|-----------------------|-------------------------------------------------------------------------------------|
|                       | Way of designing fast CMOS Circuits.                                                |
|                       | Design of Single Stage Amplifier.                                                   |
|                       | Analog Layout and Design Concepts.                                                  |
|                       | Analog CMOS Design-3                                                                |
| Day-09                | Performance Analysis of an Amplifier.                                               |
| &                     | Transfer characteristics and Amplifier Gain.                                        |
| Day-10                | <ul> <li>Effect of Amplifier BW limitations on Analog Signal Processing.</li> </ul> |
| Day-11<br>&<br>Day-12 | <u>Digital CMOS Design-1</u>                                                        |
|                       | CMOS Inverter Basics.                                                               |
|                       | Inverter Transfer Characteristics.                                                  |
|                       | Inverter sizing.                                                                    |
| Day 12                | <u>Digital CMOS Design-2</u>                                                        |
| Day-13<br>&<br>Day-14 | Inverter Design.                                                                    |
|                       | Transfer Function & Frequency Response.                                             |
|                       | <ul> <li>Characterization for various inputs and timing analysis.</li> </ul>        |
| Day-15<br>&<br>Day-16 | Combination Circuit Design-1                                                        |
|                       | Digital CMOS implementation of Full Adder Circuit.                                  |
|                       | Output Verification.                                                                |
|                       | Timing and Power Analysis.                                                          |
| Day-17                | Combination Circuit Design-2                                                        |
|                       | Digital CMOS implementation of 4-bit Multiplier Circuit.                            |
|                       | Output Verification.                                                                |
| Day-19                | Timing and Power Analysis.                                                          |
|                       |                                                                                     |
| Day-20                | Concluding Session                                                                  |
|                       | Presentation & Reports.                                                             |
|                       | Feedback & Quiz.                                                                    |
| 0000000000            |                                                                                     |

#### **Course Coordinator**

**Sh. Deepam Dubey (Scientist-C)** 

NIELIT Gorakhpur, Email: deepamdubey@nielit.gov.in Mobile Number: +91-8317093874

#### **Course Co-Coordinator**

Sh. Nishant P Singh (S.T.A.)

NIELIT Gorakhpur, Email: pratapnishant@nielit.gov.in Mobile Number: +91-8317093882

**CLICK HERE FOR REGISTRATION** 





(Ministry of Electronics and Information Technology, Government of India)

MMMUT Campus, Deoria Road, Gorakhpur-273010

http://www.nielit.gov.in/gorakhpur/

## **INDUSTRY CENTER OF EXCELLENCE**















Cloud & Automation Academy



National Institute of Electronics & Information Technology (NIELIT), Gorakhpur, Uttar Pradesh

in association with





